Part Number Hot Search : 
MAS6241 C5706 10120 PESD3V3 2SC2585 A6812SEP WM897305 HC164
Product Description
Full Text Search
 

To Download MC3326005 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 MC33260 GreenLinet Compact Power Factor Controller: Innovative Circuit for Cost Effective Solutions
The MC33260 is a controller for Power Factor Correction preconverters meeting international standard requirements in electronic ballast and off-line power conversion applications. Designed to drive a free frequency discontinuous mode, it can also be synchronized and in any case, it features very effective protections that ensure a safe and reliable operation. This circuit is also optimized to offer extremely compact and cost effective PFC solutions. While it requires a minimum number of external components, the MC33260 can control the follower boost operation that is an innovative mode allowing a drastic size reduction of both the inductor and the power switch. Ultimately, the solution system cost is significantly lowered. Also able to function in a traditional way (constant output voltage regulation level), any intermediary solutions can be easily implemented. This flexibility makes it ideal to optimally cope with a wide range of applications.
General Features http://onsemi.com MARKING DIAGRAMS
8 PDIP-8 P SUFFIX CASE 626 1 1 MC33260P AWL YYWWG
8
8 8 1 SO-8 D SUFFIX CASE 751 1 A WL, L YY, Y WW, W G or G = Assembly Location = Wafer Lot = Year = Work Week = Pb-Free Package 33260 ALYW G
* * * * * * * * * * * * * * * * *
Standard Constant Output Voltage or "Follower Boost" Mode Switch Mode Operation: Voltage Mode Latching PWM for Cycle-by-Cycle On-Time Control Constant On-Time Operation That Saves the Use of an Extra Multiplier Totem Pole Output Gate Drive Undervoltage Lockout with Hysteresis Low Startup and Operating Current Improved Regulation Block Dynamic Behavior Synchronization Capability Internally Trimmed Reference Current Source Pb-Free Packages are Available Overvoltage Protection: Output Overvoltage Detection Undervoltage Protection: Protection Against Open Loop Effective Zero Current Detection Accurate and Adjustable Maximum On-Time Limitation Overcurrent Protection ESD Protection on Each Pin
Filtering Capacitor
PIN CONNECTIONS
Feedback Input Vcontrol Oscillator Capacitor (CT) Current Sense Input
1 2 3 4 MC33260P
8 VCC 7 Gate Drive 6 Gnd 5 Synchronization Input
Safety Features
D1...D4
L1 V CC M1
D1 + C1 LOAD (SMPS, Lamp Ballast,...) Ro
Oscillator Capacitor (CT) Current Sense Input Synchronization Input Gnd
1 2 3 4 MC33260D
8 Vcontrol 7 Feedback Input 6 VCC 5 Gate Drive
Vcontrol R OCP CT
1 2 3 4
8 7 6 5
MC33260
ORDERING INFORMATION
Sync DIP-8 CONFIGURATION SHOWN
R cs
See detailed ordering and shipping information in the package dimensions section on page 20 of this data sheet.
Figure 1. Typical Application
(c) Semiconductor Components Industries, LLC, 2005
1
September, 2005 - Rev. 9
Publication Order Number: MC33260/D
MC33260
Vo
Current Mirror IOSC - ch = CT 11 V 1 0 15 pF 97%Iref Output_Ctrl Iref 2 x IO x IO Iref Io Io Io Io Iref Current Mirror FB
Vref
1.5 V Io Vreg 300 k Vcontrol
IovpH/IovpL REGULATOR Enable Vref + Iref r r - + Ics (205 mA) r -60 mV 1 Current Sense LEB 11 V Output_Ctrl ThStdwn 0 + - 11 V/8.5 V Iuvp UVP - OVP
11 V
+ -
Synchro
11 V
Synchro Arrangement VCC
Drive
Gnd S R + - PWM Comparator MC33260 R R PWM Latch Q Q Output_Ctrl
Figure 2. Block Diagram
http://onsemi.com
2
MC33260
MAXIMUM RATINGS
Rating Gate Drive Current* Source Sink VCC Maximum Voltage Input Voltage Power Dissipation and Thermal Characteristics P Suffix, PDIP Package Maximum Power Dissipation @ TA = 85C Thermal Resistance Junction-to-Air Operating Junction Temperature Operating Ambient Temperature Pin # PDIP-8 7 Pin # SO-8 5 IO(Source) IO(Sink) 8 6 (Vcc)max Vin -500 500 16 -0.3 to +10 V V Symbol Value Unit mA
PD RqJA TJ TA
600 100 150 -40 to +105
mW C/W C C
Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.
ELECTRICAL CHARACTERISTICS (VCC = 13 V, TJ = 25C for typical values, TJ = -40 to 105C for min/max values
unless otherwise noted.) Pin # PDIP-8 Pin # SO-8
Characteristic GATE DRIVE SECTION Gate Drive Resistor Source Resistor @ IDrive = 100 mA Sink Resistor @ IDrive = 100 mA Gate Drive Voltage Rise Time (From 3.0 V Up to 9.0 V) (Note 1) Output Voltage Falling Time (From 9.0 V Down to 3.0 V) (Note 1) OSCILLATOR SECTION Maximum Oscillator Swing Charge Current @ IFB = 100 mA Charge Current @ IFB = 200 mA Ratio Multiplier Gain Over Maximum Swing @ IFB = 100 mA Ratio Multiplier Gain Over Maximum Swing @ IFB = 200 mA Average Internal Oscillator Pin Capacitance Over Oscillator Maximum Swing (CT Voltage Varying From 0 Up to 1.5 V) (Note 2) Discharge Time (CT = 1.0 nF) REGULATION SECTION Regulation High Current Reference Ratio (Regulation Low Current Reference) / IregH Vcontrol Impedance
Symbol
Min
Typ
Max
Unit
7
5 ROL ROH 10 5 - 20 10 50 35 25 -
W
7
5
tr tf
ns
7
5
-
50
-
ns
3 3 3 3
1 1 1 1
DVT Icharge Icharge Kosc Kosc Cint
1.4 87.5 350 5600
1.5 100 400 6400
1.6 112.5 450 7200
V mA mA 1/(V.A)
3
1
5600
6400
7200
1/(V.A)
3
1
10
15
20
pF
3
1
Tdisch
-
0.5
1.0
ms
1 1 1
7 7 7
IregH IregL / IregH ZVcontrol
192 0.965 -
200 0.97 300
208 0.98 -
mA - kW
NOTE: IFB is the current that is drawn by the Feedback Input Pin. 1. 1.0 nF being connected between the Pin 7 and ground for PDIP-8, between Pin 5 and ground for SO-8. 2. Guaranteed by design.
http://onsemi.com
3
MC33260
ELECTRICAL CHARACTERISTICS (VCC = 13 V, TJ = 25C for typical values, TJ = -40 to 105C for min/max values
unless otherwise noted.) Pin # PDIP-8 Pin # SO-8
Characteristic REGULATION SECTION (continued) Feedback Pin Clamp Voltage @ IFB = 100 mA Feedback Pin Clamp Voltage @ IFB = 200 mA CURRENT SENSE SECTION Zero Current Detection Comparator Threshold Negative Clamp Level (ICS-pin = -1.0 mA) Bias Current @ Vcs = VZCD-th Propagation Delay (Vcs > VZCD-th) to Gate Drive High Current Sense Pin Internal Current Source Leading Edge Blanking Duration OverCurrent Protection Propagation Delay (Vcs < VZCD-th to Gate Drive Low) SYNCHRONIZATION SECTION Synchronization Threshold PDIP-8 SO-8 Negative Clamp Level (Isync = -1.0 mA) Minimum Off-Time Minimum Required Synchronization Pulse Duration OVERVOLTAGE PROTECTION SECTION OverVoltage Protection High Current Threshold and IregH Difference OverVoltage Protection Low Current Threshold and IregH Difference Ratio (IOVPH/IOVPL) Propagation Delay (IFB > 110% Iref to Gate Drive Low) UNDERVOLTAGE PROTECTION SECTION Ratio (UnderVoltage Protection Current Threshold) / IregH Propagation Delay (IFB < 12% Iref to Gate Drive Low) THERMAL SHUTDOWN SECTION Thermal Shutdown Threshold Hysteresis VCC UNDERVOLTAGE LOCKOUT SECTION Startup Threshold Disable Voltage After Threshold Turn-On TOTAL DEVICE Power Supply Current Startup (VCC = 5 V with VCC Increasing) Operating @ IFB = 200 mA NOTE:
Symbol
Min
Typ
Max
Unit
1 1
7 7
VFB-100 VFB-200
1.5 2.0
2.1 2.6
2.5 3.0
V V
4 4 4 7 4
2 2 2 5 2
VZCD-th Cl-neg Ib-cs TZCD IOCP LEB
-90 - -0.2 - 192 - 100
-60 -0.7 - 500 205 400 160
-30 - - - 218 - 240
mV V mA ns mA ns ns
7
5
TOCP
5 - 5 7 5
- 3 3 5 3
Vsync-th Vsync-th Cl-neg Toff Tsync
0.8 0.8 - 1.5 -
1.0 1.0 -0.7 2.1 -
1.2 1.4 - 2.7 0.5
V V V ms ms
1 1 1 7
7 7 7 5
IOVPH-IregH IOVPL-IregH IOVPH / IOVPL TOVP
8.0 0 1.02 -
13 - - 500
18 - - -
mA - - ns
1 7
7 5
IUVP/IregH TUVP
12 -
14 500
16 -
% ns
7 7
5 5
Tstdwn DTstdwn
-- -
150 30
- -
C C
8 8
6 6
Vstup-th Vdisable
9.7 7.4
11 8.5
12.3 9.6
V V
8
6
ICC - - 0.1 4.0 0.25 8.0
mA
Vcs is the Current Sense Pin Voltage and IFB is the Feedback Pin Current.
http://onsemi.com
4
MC33260
Pin Numbers are Relevant to the PDIP-8 Version
Vcontrol : REGULATION BLOCK OUTPUT (V) Vcontrol : REGULATION BLOCK OUTPUT (V) 1.6 1.4 1.2 1.0 0.8 0.6 0.4 0.2 0 0 20 40 60 80 100 120 140 160 180 200 220 240 Ipin1: FEEDBACK CURRENT (mA) - 40C 25C 105C 1.6 1.4 1.2 1.0 0.8 0.6 0.4 0.2 0 185 190 195 200 205 210 Ipin1: FEEDBACK CURRENT (mA) - 40C 25C 105C
Figure 3. Regulation Block Output versus Feedback Current
Figure 4. Regulation Block Output versus Feedback Current
1.340 MAXIMUM OSCILLATOR SWING (V) FEEDBACK INPUT VOLTAGE (V) 1.335 1.330 1.325 1.320 1.315 1.310 1.305 1.300 -40 -20 0 20 40 60 80 100
3.5 3.0 2.5 2.0 1.5 1.0 0.5 0 0 20 40 60 80 100 120 140 160 180 200 220 240 JUNCTION TEMPERATURE (C) Ipin1: FEEDBACK CURRENT (mA) - 40C 25C 105C
Figure 5. Maximum Oscillator Swing versus Temperature
Figure 6. Feedback Input Voltage versus Feedback Current
I osc-ch , OSCILLATOR CHARGE CURRENT ( A) m
500 450 400 350 300 250 200 150 100 50 0 0 20 40 60 80 100 120 140 160 180 200 220 240 Ipin1: FEEDBACK CURRENT (mA) - 40C 25C 105C
I osc-ch , OSCILLATOR CHARGE CURRENT ( A) m
410 Ipin1 = 200 mA 405 400 395 390 385 -40
-20
0
20
40
60
80
100
JUNCTION TEMPERATURE (C)
Figure 7. Oscillator Charge Current versus Feedback Current
Figure 8. Oscillator Charge Current versus Temperature
http://onsemi.com
5
MC33260
Pin Numbers are Relevant to the PDIP-8 Version
OSCILLATOR CHARGE CURRENT ( A) 104 103 102 101 100 99 98 97 -40 -20 0 20 40 60 80 100 ON-TIME ( s) Ipin1 = 100 mA 120 100 80 60 40 20 0 30 50 70 90 110 130 150 170 190 210 TJ, JUNCTION TEMPERATURE (C) Ipin1: FEEDBACK CURRENT (mA) - 40C 25C 105C 1 nF Connected to Pin 3
Figure 9. Oscillator Charge Current versus Temperature
REGULATION AND CS CURRENT SOURCE ( A)
Figure 10. On-Time versus Feedback Current
75 65 ON-TIME ( s) 55 45 35 25 15 50 60 70 80 90 100 Ipin1: FEEDBACK CURRENT (mA) - 40C 25C 105C 1 nF Connected to Pin 3
207 206 205 204 203 202 201 200 199 198 197 -40 IregH IOCP
-20
0
20
40
60
80
100
TJ, JUNCTION TEMPERATURE (C)
Figure 11. On-Time versus Feedback Current
Figure 12. Internal Current Sources versus Temperature
1.07 (IovpH /I ref ), (I ovpL /I ref ), (I regL /I ref ) 1.05 1.04 1.03 1.02 1.01 1.00 0.99 0.98 0.97 0.96 -40 (IregL/Iref) (IovpL/Iref) UNDERVOLTAGE RATIO (Iuvp /I ref ) 40 60 80 100 1.06 (IovpH/Iref)
0.150 0.148 0.146 0.144 0.142 0.140 0.138 0.136 0.134 0.132 0.130 -40
-20
0
20
-20
0
20
40
60
80
100
TJ, JUNCTION TEMPERATURE (C)
TJ, JUNCTION TEMPERATURE (C)
Figure 13. (IovpH/Iref), (IovpL/Iref), (IregL/Iref) versus Temperature
Figure 14. Undervoltage Ratio versus Temperature
http://onsemi.com
6
MC33260
Pin Numbers are Relevant to the PDIP-8 Version
-54.8 CURRENT SENSE THRESHOLD (mV) -55 -55.2 -55.4 -55.6 -55.8 -56 -56.2 -56.4 -56.6 -40 -20 0 20 40 60 80 100 ICC , CIRCUIT CONSUMPTION (mA) 4.5 4.0 3.5 3.0 2.5 2.0 1.5 1.0 0.5 0 0 2 4 6 8 10 12 14 16 VCC: SUPPLY VOLTAGE (V) - 40C 25C 105C
TJ, JUNCTION TEMPERATURE (C)
Figure 15. Current Sense Threshold versus Temperature
OSCILLATOR PIN INTERNAL CAPACITANCE (pF)
Figure 16. Circuit Consumption versus Supply Voltage
20
Vgate -40C 25C 1 25C VCC = 12 V Cgate = 1 nF
15
10 Icross-cond (50 mA/div) 5 105C 2 0 0 0.2 0.4 0.6 0.8 1.0 1.2 1.4 Ch1 10.0 V Ch2 10.0 mVW Vcontrol: PIN 2 VOLTAGE (V) M 1.00 ms Ch1 600 mV
Figure 17. Oscillator Pin Internal Capacitance
Figure 18. Gate Drive Cross Conduction
Vgate -40 C VCC = 12 V Cgate = 1 nF
Vgate 105C VCC = 12 V Cgate = 1 nF
1
1
Icross-cond (50 mA/div)
Icross-cond (50 mA/div)
2 Ch1 10.0 V Ch2 10.0 mVW M 1.00 ms Ch1 600 mV
2 Ch1 10.0 V Ch2 10.0 mVW M 1.00 ms Ch1 600 mV
Figure 19. Gate Drive Cross Conduction
Figure 20. Gate Drive Cross Conduction
http://onsemi.com
7
MC33260
PIN FUNCTION DESCRIPTION
Pin # PDIP-8 1 Pin # SO-8 7 Function Feedback Input Description This pin is designed to receive a current that is proportional to the preconverter output voltage. This information is used for both the regulation and the overvoltage and undervoltage protections. The current drawn by this pin is internally squared to be used as oscillator capacitor charge current. This pin makes available the regulation block output. The capacitor connected between this pin and ground, adjusts the control bandwidth. It is typically set below 20 Hz to obtain a nondistorted input current. The circuit uses an on-time control mode. This on-time is controlled by comparing the CT voltage to the Vcontrol voltage. CT is charged by the squared feedback current. This pin is designed to receive a negative voltage signal proportional to the current flowing through the inductor. This information is generally built using a sense resistor. The Zero Current Detection prevents any restart as long as the Pin 4 voltage is below (-60 mV). This pin is also used to perform the peak current limitation. The overcurrent threshold is programmed by the resistor connected between the pin and the external current sense resistor. This pin is designed to receive a synchronization signal. For instance, it enables to synchronize the PFC preconverter to the associated SMPS. If not used, this pin must be grounded. This pin must be connected to the preregulator ground. The gate drive current capability is suited to drive an IGBT or a power MOSFET. This pin is the positive supply of the IC. The circuit turns on when VCC becomes higher than 11 V, the operating range after startup being 8.5 V up to 16 V.
2
8
Vcontrol
3 4
1 2
Oscillator Capacitor (CT) Zero Current Detection Input
5
3
Synchronization Input Ground Gate Drive VCC
6 7 8
4 5 6
D1...D4
Filtering Capacitor L1 D1 + C1 1 2 Vcontrol 3 4 ROCP CT MC33260 8 7 6 5 Sync VCC M1 Ro Load (SMPS, Lamp Ballast,...)
Rcs DIP-8 CONFIGURATION SHOWN
Figure 21. Application Schematic
http://onsemi.com
8
MC33260
FUNCTIONAL DESCRIPTION
Pin Numbers are Relevant to the PDIP-8 Version INTRODUCTION OPERATION DESCRIPTION
The need of meeting the requirements of legislation on line current harmonic content, results in an increasing demand for cost effective solutions to comply with the Power Factor regulations. This data sheet describes a monolithic controller specially designed for this purpose. Most off-line appliances use a bridge rectifier associated to a huge bulk capacitor to derive raw dc voltage from the utility ac line.
Rectifiers AC Line Converter
+
Bulk Storage Capacitor
Load
Figure 22. Typical Circuit Without PFC
This technique results in a high harmonic content and in poor power factor ratios. In effect, the simple rectification technique draws power from the mains when the instantaneous ac voltage exceeds the capacitor voltage. This occurs near the line voltage peak and results in a high charge current spike. Consequently, a poor power factor (in the range of 0.5 - 0.7) is generated, resulting in an apparent input power that is much higher than the real power.
Vpk Rectified DC 0 Line Sag AC Line Voltage 0 AC Line Current
The MC33260 is optimized to just as well drive a free running as a synchronized discontinuous voltage mode. It also features valuable protections (overvoltage and undervoltage protection, overcurrent limitation, ...) that make the PFC preregulator very safe and reliable while requiring very few external components. In particular, it is able to safely face any uncontrolled direct charges of the output capacitor from the mains which occur when the output voltage is lower than the input voltage (startup, overload, ...). In addition to the low count of elements, the circuit can control an innovative mode named "Follower Boost" that permits to significantly reduce the size of the preconverter inductor and power MOSFET. With this technique, the output regulation level is not forced to a constant value, but can vary according to the a.c. line amplitude and to the power. The gap between the output voltage and the ac line is then lowered, what allows the preconverter inductor and power MOSFET size reduction. Finally, this method brings a significant cost reduction. A description of the functional blocks is given below.
REGULATION SECTION
Connecting a resistor between the output voltage to be regulated and the Pin 1, a feedback current is obtained. Typically, this current is built by connecting a resistor between the output voltage and the Pin 1. Its value is then given by the following equation:
I pin1 + Vo * V Ro pin1
Figure 23. Line Waveforms Without PFC
Active solutions are the most popular way to meet the legislation requirements. They consist of inserting a PFC pre-regulator between the rectifier bridge and the bulk capacitor. This interface is, in fact, a step-up SMPS that outputs a constant voltage while drawing a sinusoidal current from the line.
Rectifiers AC Line PFC Preconverter High Frequency Bypass Capacitor Bulk Storage Capacitor Converter
where: Ro is the feedback resistor, Vo is the output voltage, Vpin1 is the Pin 1 clamp value. The feedback current is compared to the reference current so that the regulation block outputs a signal following the characteristic depicted in Figure 25. According to the power and the input voltage, the output voltage regulation level varies between two values (Vo)regL and (Vo)regH corresponding to the IregL and IregH levels.
Regulation Block Output 1.5 V
MC33260
Load
+
Io IregL (97%Iref) IregH (Iref)
Figure 25. Regulation Characteristic Figure 24. PFC Preconverter
The MC33260 was developed to control an active solution with the goal of increasing its robustness while lowering its global cost.
The feedback resistor must be chosen so that the feedback current should equal the internal current source IregH when the output voltage exceeds the chosen upper regulation voltage [(Vo)regH].
http://onsemi.com
9
MC33260
Pin Numbers are Relevant to the PDIP-8 Version
Consequently:
Ro + Vo
*V regH pin1 I regH
In practice, Vpin1 is small compared to (Vo)regH and this equation can be simplified as follows (IregH being also replaced by its typical value 200 mA):
Ro [ 5 Vo regH (kW)
where: Vo is the output voltage, Ro is the feedback resistor, Vpin1 is the Pin 1 clamp voltage. In practice, Vpin1 that is in the range of 2.5 V, is very small compared to Vo. The equation can then be simplified by neglecting Vpin1:
I charge [ 2 R2 o V2 o I ref
The regulation block output is connected to the Pin 2 through a 300 kW resistor. The Pin 2 voltage (Vcontrol) is compared to the oscillator sawtooth for PWM control. An external capacitor must be connected between Pin 2 and ground, for external loop compensation. The bandwidth is typically set below 20 Hz so that the regulation block output should be relatively constant over a given ac line cycle. This integration that results in a constant on-time over the ac line period, prevents the mains frequency output ripple from distorting the ac line current.
OSCILLATOR SECTION
It must be noticed that the oscillator terminal (Pin 3) has an internal capacitance (Cint) that varies versus the Pin 3 voltage. Over the oscillator swing, its average value typically equals 15 pF (min 10 pF, max 20 pF). The total oscillator capacitor is then the sum of the internal and external capacitors.
C pin3 +C )C T int
PWM LATCH SECTION
The oscillator consists of three phases: * Charge Phase: The oscillator capacitor voltage grows up linearly from its bottom value (ground) until it exceeds Vcontrol (regulation block output voltage). At that moment, the PWM latch output gets low and the oscillator discharge sequence is set. * Discharge Phase: The oscillator capacitor is abruptly discharged down to its valley value (0 V). * Waiting Phase: At the end of the discharge sequence, the oscillator voltage is maintained in a low state until the PWM latch is set again.
Icharge = 2 Io Io / Iref 1 CT 3 15 pF 1 0 0
The MC33260 operates in voltage mode: the regulation block output (Vcontrol - Pin 2 voltage) is compared to the oscillator sawtooth so that the gate drive signal (Pin 7) is high until the oscillator ramp exceeds Vcontrol. The on-time is then given by the following equation:
C t on + pin3 I V ch control
Output_Ctrl
where: ton is the on-time, Cpin3 is the total oscillator capacitor (sum of the internal and external capacitor), Icharge is the oscillator charge current (Pin 3 current), Vcontrol is the Pin 2 voltage (regulation block output). Consequently, replacing Icharge by the expression given in the Oscillator Section:
t on + R2 o I ref pin3 2 V2 o C V control
Figure 26. Oscillator
The oscillator charge current is dependent on the feedback current (Io). In effect
I charge +2 I2 o I ref
One can notice that the on-time depends on Vo (preconverter output voltage) and that the on-time is maximum when Vcontrol is maximum (1.5 V typically). At a given Vo, the maximum on-time is then expressed by the following equation:
C ton max + pin3 R2 o I 2 ref V2 o V control max
where: Icharge is the oscillator charge current, Io is the feedback current (drawn by Pin 1), Iref is the internal reference current (200 mA). So, the oscillator charge current is linked to the output voltage level as follows:
2 2 I charge + Vo * V R2 o I pin1
This equation can be simplified replacing
2 by Kosc [(Vcontrol) max * Iref]
Refer to Electrical Characteristics, Oscillator Section. Then:
C ton max + pin3 R2 o V2 o
K osc
ref http://onsemi.com
10
MC33260
Pin Numbers are Relevant to the PDIP-8 Version
This equation shows that the maximum on-time is inversely proportional to the squared output voltage. This property is used for follower boost operation (refer to Follower Boost section).
CURRENT SENSE BLOCK
Zero Current Detection
The inductor current is converted into a voltage by inserting a ground referenced resistor (Rcs) in series with the input diodes bridge (and the input filtering capacitor). Therefore a negative voltage proportional to the inductor current is built:
V cs + - R cs I L
The Zero Current Detection function guarantees that the MOSFET cannot turn on as long as the inductor current hasn't reached zero (discontinuous mode). The Pin 4 voltage is simply compared to the (-60 mV) threshold so that as long as Vcs is lower than this threshold, the circuit gate drive signal is kept in low state. Consequently, no power MOSFET turn on is possible until the inductor current is measured as smaller than (60 mV/Rcs) that is, the inductor current nearly equals zero.
Iocp (205 mA) D1...D4 1 ROCP Rcs VOCP 4 LEB 0 Output_Ctrl -60 mV + - S PWM Latch Output_Ctrl R Q R
where: IL is the inductor current, Rcs is the current sense resistor, Vcs is the measured Rcs voltage.
Inductor Current Power Switch Drive
To Output Buffer (Output_Ctrl Low <=> Gate Drive in Low State) Time
Figure 28. Current Sense Block Overcurrent Protection
Rcs Voltage
During the power switch conduction (i.e. when the Gate Drive Pin voltage is high), a current source is applied to the Pin 4. A voltage drop VOCP is then generated across the resistor ROCP that is connected between the sense resistor and the Current Sense Pin (refer to Figure 28). So, instead of Vcs, the sum (Vcs + VOCP) is compared to (-60 mV) and the maximum permissible current is the solution of the following equation:
- R cs Ipk max ) V
VOCP
OCP
+ -60 mV
-60 mV Zero Current Detection VOCP = ROCP IOCP An overcurrent is detected if Vpin4 crosses the threshold (-60 mV) during the Power Switch on state
where: Ipkmax is maximum allowed current, Rcs is the sensing resistor. The overcurrent threshold is then:
R Ipk max + OCP I OCP R cs ) 60 10 -3
Pin 4 Voltage
Figure 27. Current Sensing
The negative signal Vcs is applied to the current sense through a resistor ROCP. The pin is internally protected by a negative clamp (-0.7 V) that prevents substrate injection. As long as the Pin 4 voltage is lower than (-60 mV), the Current Sense comparator resets the PWM latch to force the gate drive signal low state. In that condition, the power MOSFET cannot be on. During the on-time, the Pin 4 information is used for the overcurrent limitation while it serves the zero current detection during the off time.
where: ROCP is the resistor connected between the pin and the sensing resistor (Rcs), IOCP is the current supplied by the Current Sense Pin when the gate drive signal is high (power switch conduction phase). IOCP equals 205 mA typically. Practically, the VOCP offset is high compared to 60 mV and the precedent equation can be simplified. The maximum current is then given by the following equation:
Ipk max [ R (kW) OCP R cs(W) 0.205 (A)
Consequently, the ROCP resistor can program the OCP level whatever the Rcs value is. This gives a high freedom in the choice of Rcs. In particular, the inrush resistor can be utilized.
http://onsemi.com
11
MC33260
Pin Numbers are Relevant to the PDIP-8 Version
Th-Stdwn VCC
5 Current Sense Comparator - +
Synchronization Arrangement OVP, UVP
S Q PWM Latch
Output Buffer
7
ZCD & OCP R & Q
-60 mV PWM Latch Comparator
Output_Ctrl
+ Oscillator Sawtooth
-
Vcontrol (Vpin2 - Regulation Output)
Figure 29. PWM Latch
A LEB (Leading Edge Blanking) has been implemented. This circuitry disconnects the Current Sense comparator from Pin 4 and disables it during the 400 first ns of the power switch conduction. This prevents the block from reacting on the current spikes that generally occur at power switch turn on. Consequently, proper operation does not require any filtering capacitor on Pin 4.
PROTECTIONS OCP (Overcurrent Protection)
Practically, Vpin1 that is in the range of 2.5 V, can be neglected. The equation can then be simplified:
V ovpH + R o(MW) I (mA) (V) ovpH
On the other hand, the OVP low threshold is:
V ovpL +V pin1 ) Ro I ovpL
where IovpL is the internal low OVP current threshold. Consequently, Vpin1 being neglected:
V ovpL + R o(MW) I ovpL (mA) (V)
Refer to Current Sense Block.
OVP (Overvoltage Protection)
The feedback current (Io) is compared to a threshold current (IovpH). If it exceeds this value, the gate drive signal is maintained low until this current gets lower than a second level (IovpL).
Gate Drive Enable Vcontrol
The OVP hysteresis prevents erratic behavior. IovpL is guaranteed to be higher than IregH (refer to parameters specification). This ensures that the OVP function doesn't interfere with the regulation one.
UVP (Undervoltage Protection)
Io Iuvp IregL IregH IovpL IovpH
This function detects when the feedback current is lower than 14% of Iref. In this case, the PWM latch is reset and the power switch is kept off. This protection is useful to: * Protect the preregulator from working in too low mains conditions. * To detect the feedback current absence (in case of a nonproper connection for instance). The UVP threshold is:
V uvp [ V pin1 ) R o(MW) Iuvp(mA) (V)
Figure 30. Internal Current Thresholds
So, the OVP upper threshold is:
V ovpH +V pin1 ) Ro I ovpH
Practically (Vpin1 being neglected),
V uvp + R o(MW) I uvp(mA) (V)
where: Ro is the feedback resistor that is connected between Pin 1 and the output voltage, IovpH is the internal upper OVP current threshold, Vpin1 is the Pin 1 clamp voltage.
Maximum On-Time Limitation
As explained in PWM Latch, the maximum on-time is accurately controlled.
Pin Protection
All the pins are ESD protected.
http://onsemi.com
12
MC33260
Pin Numbers are Relevant to the PDIP-8 Version
In particular, a 11 V Zener diode is internally connected between the terminal and ground on the following pins:
Feedback, Vcontrol, Oscillator, Current Sense, and Synchronization.
Sync 5 1V Rsync 2 ms + S1 - UVLO R2 & PWM Latch Set Q1 Q1 High <=> Synchronization Mode
S2 1V R2 Output_Ctrl Q2
Figure 31. Synchronization Arrangement SYNCHRONIZATION BLOCK OUTPUT SECTION
The MC33260 features two modes of operation: * Free Running Discontinuous Mode: The power switch is turned on as soon as there is no current left in the inductor (Zero Current Detection). This mode is simply obtained by grounding the synchronization terminal (Pin 5). * Synchronization Mode: This mode is set as soon as a signal crossing the 1.0 V threshold, is applied to the Pin 5. In this case, operation in free running can only be recovered after a new circuit startup. In this mode, the power switch cannot turn on before the two following conditions are fulfilled. - Still, the zero current must have been detected. - The precedent turn on must have been followed by (at least) one synchronization raising edge crossing the 1.0 V threshold. In other words, the synchronization acts to prolong the power switch off time. Consequently, a proper synchronized operation requires that the current cycle (on-time + inductor demagnetization) is shorter than the synchronization period. Practically, the inductor must be chosen accordingly. Otherwise, the system will keep working in free running discontinuous mode. Figure 36 illustrates this behavior. It must be noticed that whatever the mode is, a 2.0 ms minimum off-time is forced. This delay limits the switching frequency in light load conditions.
The output stage contains a totem pole optimized to minimize the cross conduction current during high speed operation. The gate drive is kept in a sinking mode whenever the Undervoltage Lockout is active. The rise and fall times have been controlled to typically equal 50 ns while loaded by 1.0 nF.
REFERENCE SECTION
An internal reference current source (Iref) is trimmed to be 4% accurate over the temperature range (the typical value is 200 mA). Iref is the reference used for the regulation (IregH = Iref).
UNDERVOLTAGE LOCKOUT SECTION
An Undervoltage Lockout comparator has been implemented to guarantee that the integrated circuit is operating only if its supply voltage (VCC) is high enough to enable a proper working. The UVLO comparator monitors the Pin 8 voltage and when it exceeds 11 V, the device gets active. To prevent erratic operation as the threshold is crossed, 2.5 V of hysteresis is provided. The circuit off state consumption is very low: in the range of 100 mA @ VCC = 5.0 V. This consumption varies versus VCC as the circuit presents a resistive load in this mode.
THERMAL SHUTDOWN
An internal thermal circuitry is provided to disable the circuit gate drive and then to prevent it from oscillating, if the junction temperature exceeds 150C typically. The output stage is again enabled when the temperature drops below 120C typically (30C hysteresis).
http://onsemi.com
13
MC33260
Pin Numbers are Relevant to the PDIP-8 Version FOLLOWER BOOST
Traditional PFC preconverters provide the load with a fixed and regulated voltage that generally equals 230 V or 400 V according to the mains type (U.S., European, or universal). In the "Follower Boost" operation, the preconverter output regulation level is not fixed but varies linearly versus the ac line amplitude at a given input power.
Traditional Output
of the follower boost: it allows the use of smaller, lighter and cheaper inductors compared to traditional systems. Finally, this technique utilization brings a drastic system cost reduction by lowering the size and then the cost of both the inductor and the power switch.
traditional preconverter follower boost preconverter
IL
Ipk
Vo (Follower Boost)
Vin Vin
time
Vac
Vin IL Vin Vout IL
Load
the power switch is on Figure 32. Follower Boost Characteristics
the power switch is off
Figure 33. Off-Time Duration Increase
This technique aims at reducing the gap between the output and the input voltages to minimize the boost efficiency degradation.
Follower Boost Benefits
Follower Boost Implementation
The boost presents two phases: * The on-time during which the power switch is on. The inductor current grows up linearly according to a slope (Vin/Lp), where Vin is the instantaneous input voltage and Lp the inductor value. * The off-time during which the power switch is off. The inductor current decreases linearly according the slope (Vo - Vin)/Lp, where Vo is the output voltage. This sequence that terminates when the current equals zero, has a duration that is inversely proportional to the gap between the output and input voltages. Consequently, the off-time duration becomes longer in follower boost. Consequently, for a given peak inductor current, the longer the off time, the smaller power switch duty cycle and then its conduction dissipation. This is the first benefit of this technique: the MOSFET on-time losses are reduced. The increase of the off time duration also results in a switching frequency diminution (for a given inductor value). Given that in practise, the boost inductor is selected big enough to limit the switching frequency down to an acceptable level, one can immediately see the second benefit
In the MC33260, the on-time is differently controlled according to the feedback current level. Two areas can be defined: * When the feedback current is higher than IregL (refer to regulation section), the regulation block output (Vcontrol) is modulated to force the output voltage to a desired value. * On the other hand, when the feedback current is lower than IregL, the regulation block output and therefore, the on-time are maximum. As explained in PWM Latch Section, the on-time is then inversely proportional to the output voltage square. The Follower Boost is active in these conditions in which the on-time is simply limited by the output voltage level. Note: In this equation, the Feedback Pin voltage (Vpin1) is neglected compared to the output voltage (refer to the PWM Latch Section).
C t on + t on max + pin3 R2 o V2 o
K osc
where: Cpin3 is the total oscillator capacitor (sum of the internal and external capacitors - Cint + CT), Kosc is the ratio (oscillator swing over oscillator gain), Vo is the output voltage, Ro is the feedback resistor.
http://onsemi.com
14
MC33260
Pin Numbers are Relevant to the PDIP-8 Version
On the other hand, the boost topology has its own rule that dictates the on-time necessary to deliver the required power:
t on + 4 Lp V2 pk P in
Vo (Pin)min
Regulation Block is Active
Vo = Vpk
where: Vpk is the peak ac line voltage, Lp is the inductor value, Pin is the input power. Combining the two equations, one can obtain the Follower Boost equation:
Vo + Ro 2 C K osc pin3 Lp V in pk
VacLL
Pin (Pin)max
non usable area
P
Vac Vac VacHL
Consequently, a linear dependency links the output voltage to the ac line amplitude at a given input power.
The Regulation Block is Active Output Voltage Input Power (Vac)max
Figure 35. Follower Boost Output Voltage Mode Selection
Vac Pin (Vac)min
Output Voltage Input Power
Vo ton = k/Vo2
ton
on-time
Figure 34. Follower Boost Characteristics
The behavior of the output voltage is depicted in Figures 34 and 35. In particular, Figure 35 illustrates how the output voltage converges to a stable equilibrium level. First, at a given ac line voltage, the on-time is dictated by the power demand. Then, the follower boost characteristic makes correspond one output voltage level to this on-time. Combining these two laws, it appears that the power level forces the output voltage. One can notice that the system is fully stable: * If an output voltage increase makes it move away from its equilibrium value, the on-time will immediately diminish according to the follower boost law. This will result in a delivered power decrease. Consequently, the supplied power being too low, the output voltage will decrease back, * In the same way, if the output voltage decreases, more power will be transferred and then the output voltage will increase back.
The operation mode is simply selected by adjusting the oscillator capacitor value. As shown in Figure 35, the output voltage first has an increasing linear characteristic versus the ac line magnitude and then is clamped down to the regulation value. In the traditional mode, the linear area must be rejected. This is achieved by dimensioning the oscillator capacitor so that the boost can deliver the maximum power while the output voltage equals its regulation level and this, whatever the given input voltage. Practically, that means that whatever the power and input voltage conditions are, the follower boost would generate output voltages values higher than the regulation level, if there was no regulation block. In other words, if (Vo)regL is the low output regulation level:
Vo regL v Ro 2 C )C T int K osc Lp P in max V pk
Consequently,
4 C w -C ) T int K osc Lp R2 o P in max 2 V o regL
V2 pk
Using IregL (regulation block current reference), this equation can be simplified as follows:
4 C w -C ) T int K osc Lp P V2 pk in max I2 regL
In the Follower Boost case, the oscillator capacitor must be chosen so that the wished characteristics are obtained. Consequently, the simple choice of the oscillator capacitor enables the mode selection.
http://onsemi.com
15
MC33260
Synchronization Signal
Zero Current Detection
2 ms Delay 2 ms 2 ms 2 ms 2 ms
Oscillator
Vcontrol
Circuit Output
205 mA
Ics
Inductor Current
1
2
3
4
case no. 1: the turn on is delayed by the Zero Current Detection cases no. 2 and no. 3: the turn on is delayed by the synchronization signal case no. 4: the turn on is delayed by the minimum off-time (2 ms)
Figure 36. Typical Waveforms http://onsemi.com
16
MC33260
MAIN DESIGN EQUATIONS (Note 3)
rms Input Current (Iac) I ac + Po h Vac (preconverter efficiency) is generally in the range of 90 - 95%. (Ipk)max is the maximum inductor current.
Maximum Inductor Peak Current ((Ipk)max): 2 2 (P o) max (I ) max + pk hV acLL Output Voltage Peak to Peak 100Hz (120Hz) Ripple ((DVo)pk-pk): (DVo ) pk-pk + 2p Inductor Value (Lp): Lp + 2 t Vo Vo Po f ac Co Vo
2 V acLL
fac is the ac line frequency (50 or 60Hz).
*V acLL 2 (I
V acLL
) max pk
t is the maximum switching period. (t = 40 ms) for universal mains operation and (t = 20 ms) for narrow range are generally used. (Rds)on is the MOSFET drain source on-time resistor. In Follower Boost, the ratio (VacLL/Vo) is higher. The on-time MOSFET losses are then reduced. The Average Diode Current depends on the power and on the output voltage. This formula indicates the required dissipation capability for Rcs (current sense resistor). The overcurrent threshold is adjusted by ROCP at a given Rcs. Rcs can be a preconverter inrush resistor. The Follower Boost characteristic is adjusted by the CT choice. The Traditional Mode is also selected by CT. Cint is the oscillator pin internal capacitor.
Maximum Power MOSFET Conduction Losses ((pon)max): (Pon ) max [ 1 3 (Rds)on (I pk ) max 2 1* 1.2 V acLL Vo
Maximum Average Diode Current (Id):
(P ) max (I d) max + o (Vo) min ) 2 max
Current Sense Resistor Losses (pRcs): pR cs + 1 6 (Rds)on (I pk
Over Current Protection Resistor (ROCP): R cs (I pk) max R [ OCP 0.205 Oscillator External Capacitor Value (CT): -Traditional Operation 2 K osc C w*C ) T int - Follower Boost: Vo + Feedback Resistor (Ro): Ro + Ro 2 Lp (P ) max in V2 ac
(kW)
I2 regL
C T ) C int K osc Lp P in
Vpk The output voltage regulation level is adjusted by Ro.
(Vo ) reg * VFB V [o 200 I regH
(MW)
3. The preconverter design requires the following characteristics specification: - (Vo)reg: desired output voltage regulation level - (DVo)pk-pk: admissible output peak to peak ripple voltage - Po: desired output power - Vac: ac rms operating line voltage - VacLL: minimum ac rms operating line voltage - VFB: Feedback Pin voltage
http://onsemi.com
17
MC33260
L1 1N4007 D1 D2 90 to 270 Vac EMI Filter D3 D4 C1 330 nF 500 Vdc R2 1 MW 0.25 W Q1 MTP4N50E 320 mH D5 MUR460E R1 1 MW 0.25 W + C2 47 mF 450 V
80 W Load (SMPS, Lamp Ballast,...)
R4 15 kW/0.25 W
R3 1 W/2 W
R5 22 W/0.25 W Io Io Vreg Vreg 300 k 97%.Iref Iref 1.5 V Iref Vprot Regulation Block Io Io Iref UVP, OVP Vref Iref MC33260 - + 11 V/8.5 V VCC
Feedback Input Vcontrol C3 680 nF
Feedback Block
REGULATOR Enable Vprot ThStdwn
Io (- - -) Iuvp IovpL IovpH
Output Buffer
Drive
PWM Comp Oscillator
I osc-ch + 2x|0x|0 I ref
Gnd R PWM Latch S Q Q
+ - Iocp (205 mA) 0 1 1 0 -60 mV Current Sense Block + -
CT C4 330 pF 15 pF Output
Output
LEB
Synchronization Block
Synchro
L1: Coilcraft N2881 - A (primary: 62 turns of # 22 AWG - Secondary: 5 turns of # 22 AWG Core: Coilcraft PT2510, EE 25 L1: Gap: 0.072 total for a primary inductance (Lp) of 320 mH)
Figure 37. 80 W Wide Mains Power Factor Corrector POWER FACTOR CONTROLLER TEST DATA*
AC Line Input Current Harmonic Distortion (% Ifund) Vrms (V) 90 110 135 180 220 240 260 Pin (W) 88.2 86.3 85.2 87.0 84.7 85.3 84.0 PF (-) 0.991 0.996 0.995 0.994 0.982 0.975 0.967 Ifund (mA) 990 782 642 480 385 359 330 THD 8.1 7.0 8.2 9.5 15 16.5 18.8 H2 0.07 0.05 0.03 0.16 0.5 0.7 0.7 H3 5.9 2.7 1.5 4.0 8.4 9.0 11.0 H5 4.3 5.7 6.8 6.5 7.8 7.8 7.0 H7 1.5 1.1 1.1 3.1 5.3 7.4 9.0 H9 1.7 0.8 1.5 4.0 1.9 3.8 4.0 Vo (V) 181 222 265 360 379 384 392 DVo (V) 31.2 26.4 20.8 16.0 14.0 14.0 13.2 DC Output Io (mA) 440 360 300 225 210 210 205 Po (W) 79.6 79.9 79.5 81.0 79.6 80.6 80.4 (%) 90.2 92.6 93.3 93.1 94.4 94.5 95.7
*Measurements performed using Voltech PM1200 ac power analysis.
http://onsemi.com
18
MC33260
Rstup D1...D4 + 15 V Cpin8
r
1 2 3 4 MC33260
8 7 6 5
VCC
+
PDIP-8 CONFIGURATION SHOWN Figure 38. Circuit Supply Voltage MC33260 VCC SUPPLY VOLTAGE
In some applications, the arrangement shown in Figure 38 must be implemented to supply the circuit. A startup resistor is connected between the rectified voltage (or one-half wave) to charge the MC33260 VCC up to its startup threshold (11 V typically). The MC33260 turns on and the VCC capacitor (Cpin8) starts to be charged by the PFC transformer auxiliary winding. A resistor, r (in the range of 22 W) and a 15 V Zener should be added to protect the circuit from excessive voltages.
When the PFC preconverter is loaded by an SMPS, the MC33260 should preferably be supplied by the SMPS itself. In this configuration, the SMPS starts first and the PFC gets active when the MC33260 VCC supplied by the power supply, exceeds the device startup level. With this configuration, the PFC preconverter doesn't require any auxiliary winding and finally a simple coil can be used.
PCB LAYOUT
The connections of the oscillator and Vcontrol capacitors should be as short as possible.
Preconverter Output + +
1 2 3 4 MC33260
8 7 6 5
VCC + + +
+ +
SMPS Driver
DIP-8 CONFIGURATION SHOWN Figure 39. Preconverter Loaded by a Flyback SMPS: MC33260 VCC Supply
http://onsemi.com
19
MC33260
ORDERING INFORMATION
Device MC33260P MC33260PG MC33260D MC33260DG MC33260DR2 MC33260DR2G Package PDIP-8 PDIP-8 (Pb-Free) SOIC-8 SOIC-8 (Pb-Free) SOIC-8 SOIC-8 (Pb-Free) Shipping 50 Units / Rail 50 Units / Rail 98 Units / Rail 98 Units / Rail 2500 Units / Tape & Reel 2500 Units / Tape & Reel
For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
PACKAGE DIMENSIONS
PDIP-8 P SUFFIX PLASTIC PACKAGE CASE 626-05 ISSUE L
NOTES: 1. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL. 2. PACKAGE CONTOUR OPTIONAL (ROUND OR SQUARE CORNERS). 3. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. DIM A B C D F G H J K L M N MILLIMETERS MIN MAX 9.40 10.16 6.10 6.60 3.94 4.45 0.38 0.51 1.02 1.78 2.54 BSC 0.76 1.27 0.20 0.30 2.92 3.43 7.62 BSC --- 10_ 0.76 1.01 INCHES MIN MAX 0.370 0.400 0.240 0.260 0.155 0.175 0.015 0.020 0.040 0.070 0.100 BSC 0.030 0.050 0.008 0.012 0.115 0.135 0.300 BSC --- 10_ 0.030 0.040
8
5
-B-
1 4
F
NOTE 2
-A- L
C -T-
SEATING PLANE
J N D K
M
M
H
G 0.13 (0.005) TA
M
B
M
http://onsemi.com
20
MC33260
PACKAGE DIMENSIONS
SOIC-8 CASE 751-07 ISSUE AG
-X- A
8 5
B
1 4
S
0.25 (0.010)
M
Y
M
-Y- G C -Z- H D 0.25 (0.010)
M SEATING PLANE
K
NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07. MILLIMETERS MIN MAX 4.80 5.00 3.80 4.00 1.35 1.75 0.33 0.51 1.27 BSC 0.10 0.25 0.19 0.25 0.40 1.27 0_ 8_ 0.25 0.50 5.80 6.20 INCHES MIN MAX 0.189 0.197 0.150 0.157 0.053 0.069 0.013 0.020 0.050 BSC 0.004 0.010 0.007 0.010 0.016 0.050 0_ 8_ 0.010 0.020 0.228 0.244
N
X 45 _
0.10 (0.004)
M
J
ZY
S
X
S
DIM A B C D G H J K M N S
SOLDERING FOOTPRINT*
1.52 0.060
7.0 0.275
4.0 0.155
0.6 0.024
1.270 0.050
SCALE 6:1 mm inches
*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.
http://onsemi.com
21
MC33260
The product described herein (MC33260), may be covered by one or more of the following U.S. patents: 5,073,850; 6,177,782. There may be other patents pending. GreenLine is a trademark of Motorola, Inc.
ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.
PUBLICATION ORDERING INFORMATION
LITERATURE FULFILLMENT: N. American Technical Support: 800-282-9855 Toll Free Literature Distribution Center for ON Semiconductor USA/Canada P.O. Box 61312, Phoenix, Arizona 85082-1312 USA Phone: 480-829-7710 or 800-344-3860 Toll Free USA/Canada Japan: ON Semiconductor, Japan Customer Focus Center 2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051 Fax: 480-829-7709 or 800-344-3867 Toll Free USA/Canada Phone: 81-3-5773-3850 Email: orderlit@onsemi.com ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative.
http://onsemi.com
22
MC33260/D


▲Up To Search▲   

 
Price & Availability of MC3326005

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X